

Profile information current as at 29/04/2024 03:59 pm

All details in this unit profile for ENEE13018 have been officially approved by CQUniversity and represent a learning partnership between the University and you (our student). The information will not be changed unless absolutely necessary and any change will be clearly indicated by an approved correction included in the profile.

# **General Information**

### Overview

This unit introduces the operating principles of basic analogue electronic elements such as diodes and transistors. You will then use these basic elements to construct analogue devices such as amplifiers, active filters, oscillators and regulated power supplies. You will also apply laboratory techniques and appropriate software tools to the analysis of analogue electronic circuits. You will use fundamental electrical engineering language in context and document the process of design, modelling and analysis. You will present information, communicate, work and learn in a professional manner. On satisfactory completion you should be able to research and discuss the application of analogue electronics devices in different applications such as signal processing and communication. Distance students achieve practical activities outcomes by attending a residential school.

# Details

Career Level: Undergraduate Unit Level: Level 3 Credit Points: 6 Student Contribution Band: 8 Fraction of Full-Time Student Load: 0.125

# Pre-requisites or Co-requisites

Prerequisites: (ENEG11009 Fundamentals of Energy and Electricity OR PHYS11185 Engineering Physics B OR ENAG11002 Energy and Electricity ) AND (MATH11218 Applied Mathematics OR MATH1160 Technology Mathematics) Important note: Students enrolled in a subsequent unit who failed their pre-requisite unit, should drop the subsequent unit before the census date or within 10 working days of Fail grade notification. Students who do not drop the unit in this timeframe cannot later drop the unit without academic and financial liability. See details in the <u>Assessment Policy and</u> <u>Procedure (Higher Education Coursework)</u>.

# Offerings For Term 2 - 2017

- Bundaberg
- Cairns
- Distance
- Gladstone
- Mackay
- Rockhampton

### Attendance Requirements

All on-campus students are expected to attend scheduled classes – in some units, these classes are identified as a mandatory (pass/fail) component and attendance is compulsory. International students, on a student visa, must maintain a full time study load and meet both attendance and academic progress requirements in each study period (satisfactory attendance for International students is defined as maintaining at least an 80% attendance record).

### **Residential Schools**

This unit has a Compulsory Residential School for distance mode students and the details are: Click here to see your <u>Residential School Timetable</u>.

### Website

This unit has a website, within the Moodle system, which is available two weeks before the start of term. It is important that you visit your Moodle site throughout the term. Please visit Moodle for more information.

# **Class and Assessment Overview**

### **Recommended Student Time Commitment**

Each 6-credit Undergraduate unit at CQUniversity requires an overall time commitment of an average of 12.5 hours of study per week, making a total of 150 hours for the unit.

## **Class Timetable**

Regional Campuses

Bundaberg, Cairns, Emerald, Gladstone, Mackay, Rockhampton, Townsville

Metropolitan Campuses Adelaide, Brisbane, Melbourne, Perth, Sydney

#### Assessment Overview

Written Assessment
Weighting: Pass/Fail
Written Assessment
Weighting: 15%
Practical and Written Assessment
Weighting: 30%
Written Assessment
Weighting: 15%
Examination
Weighting: 40%

### Assessment Grading

This is a graded unit: your overall grade will be calculated from the marks or grades for each assessment task, based on the relative weightings shown in the table above. You must obtain an overall mark for the unit of at least 50%, or an overall grade of 'pass' in order to pass the unit. If any 'pass/fail' tasks are shown in the table above they must also be completed successfully ('pass' grade). You must also meet any minimum mark requirements specified for a particular assessment task, as detailed in the 'assessment task' section (note that in some instances, the minimum mark for a task may be greater than 50%). Consult the <u>University's Grades and Results Policy</u> for more details of interim results and final grades.

# **CQUniversity Policies**

#### All University policies are available on the CQUniversity Policy site.

You may wish to view these policies:

- Grades and Results Policy
- Assessment Policy and Procedure (Higher Education Coursework)
- Review of Grade Procedure
- Student Academic Integrity Policy and Procedure
- Monitoring Academic Progress (MAP) Policy and Procedure Domestic Students
- Monitoring Academic Progress (MAP) Policy and Procedure International Students
- Student Refund and Credit Balance Policy and Procedure
- Student Feedback Compliments and Complaints Policy and Procedure
- Information and Communications Technology Acceptable Use Policy and Procedure

This list is not an exhaustive list of all University policies. The full list of University policies are available on the <u>CQUniversity Policy site</u>.

# Previous Student Feedback

### Feedback, Recommendations and Responses

Every unit is reviewed for enhancement each year. At the most recent review, the following staff and student feedback items were identified and recommendations were made.

### Feedback from Evaluation feedback.

#### Feedback

Final Design Assignment too difficult / overwhelming

Recommendation

Exam to replace Final Design Assignment.

### Feedback from Evaluation feedback.

#### Feedback

Some second year and distance students feel under-prepared for certain aspects of the course, including lab work.

#### Recommendation

Streamline Labs. Start with basics in Week 1 and Week 2.

### Feedback from Evaluation feedback.

#### Feedback

Team work vs individual work needs clarification

#### Recommendation

Brief students in Week 1.

# **Unit Learning Outcomes**

### On successful completion of this unit, you will be able to:

- 1. Research the operation of semiconductor devices and identify their practical applications.
- 2. Analyse the operation and application of analogue electronics devices in various applications.
- 3. Design the interface and power supply arrangements for typical electronic systems.
- 4. Analyse the behaviour of electronic circuits using computer-aided tools.
- 5. Interpret function requirements, evaluate design options and prepare project documents for typical applications.
- 6. Construct electronic circuits to a given design and validate their operation.
- 7. Interpret and use electronic engineering terminologies and symbols that conform to Australian Standards.
- 8. Work collaboratively and autonomously to solve problems and record and communicate clearly and professionally the approach used to solve problems.

The Learning Outcomes for this unit are linked with Engineers Australia's **Stage 1 Competency Standard for Professional Engineers**, **Stage 1 Competency Standard for Engineering Technologists** and **Stage 1 Competency Standard for Engineering Associates**.

# Alignment of Learning Outcomes, Assessment and Graduate Attributes



### Alignment of Assessment Tasks to Learning Outcomes

| Assessment Tasks            | Learning Outcomes |   |   |   |   |   |   |   |
|-----------------------------|-------------------|---|---|---|---|---|---|---|
|                             | 1                 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| 1 - Written Assessment - 0% | ٠                 | ٠ | ٠ |   |   |   | ٠ | • |

| Assessment Tasks                           | Learning Outcomes |   |   |   |   |   |   |   |
|--------------------------------------------|-------------------|---|---|---|---|---|---|---|
|                                            | 1                 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| 2 - Written Assessment - 15%               | •                 | • | • |   |   |   | • | • |
| 3 - Practical and Written Assessment - 30% | •                 | ٠ | • | ٠ | ٠ | ٠ | • | ٠ |
| 4 - Written Assessment - 15%               | •                 | • | • |   | ٠ | ٠ | • | ٠ |
| 5 - Examination - 40%                      | •                 | ٠ | • | • | • | • | • | ٠ |

# Alignment of Graduate Attributes to Learning Outcomes

| Graduate Attributes                                 | Learning Outcomes |   |   |   |   |   |   |   |
|-----------------------------------------------------|-------------------|---|---|---|---|---|---|---|
|                                                     | 1                 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| 1 - Communication                                   | •                 | • | • | • | • | • | • | • |
| 2 - Problem Solving                                 | •                 | • | • | • | • | • | • | • |
| 3 - Critical Thinking                               | •                 | • | • | • | • | • | • | • |
| 4 - Information Literacy                            | •                 | • | • | • | • | • | • | • |
| 5 - Team Work                                       |                   |   |   |   |   |   |   |   |
| 6 - Information Technology Competence               | •                 | • | • | • | • | • |   |   |
| 7 - Cross Cultural Competence                       |                   |   |   |   |   |   |   |   |
| 8 - Ethical practice                                |                   |   |   |   |   |   |   |   |
| 9 - Social Innovation                               |                   |   |   |   |   |   |   |   |
| 10 - Aboriginal and Torres Strait Islander Cultures |                   |   |   |   |   |   |   |   |

# Alignment of Assessment Tasks to Graduate Attributes

| Assessment Tasks                           | Graduate Attributes |   |   |   |   |   |   |   |   |    |
|--------------------------------------------|---------------------|---|---|---|---|---|---|---|---|----|
|                                            | 1                   | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |
| 1 - Written Assessment - 0%                | •                   | • | • | • |   | • |   |   |   |    |
| 2 - Written Assessment - 15%               | •                   | • | • | • |   | • |   |   |   |    |
| 3 - Practical and Written Assessment - 30% | •                   | • | • | • | • | • | • | • |   |    |
| 4 - Written Assessment - 15%               | •                   | • | • | • |   | • |   |   |   |    |
| 5 - Examination - 40%                      | •                   | • | • |   |   |   |   | • |   |    |

# Textbooks and Resources

### Textbooks

ENEE13018

#### Prescribed

#### **Electronic Devices (Conventional Current Version)**

Edition: 9th (2014) Authors: Floyd, Thomas L. Pearson Essex , England ISBN: 978-1-292-02564-3 Binding: Paperback

#### **Additional Textbook Information**

Older versions of the textbook may be suitable, however it would be the student's responsibility to coordinate slight changes in page numbers and tutorial / question numbers. If you already have a copy of the Multisim software package (even if it is an older version) you may be able to use that software for this unit.

#### View textbooks at the CQUniversity Bookshop

### **IT Resources**

#### You will need access to the following IT resources:

- CQUniversity Student Email
- Internet
- Unit Website (Moodle)
- Microsoft Excel
- Multisim 14.0 Software by National Instruments (Education Edition preferred) NB: CQU has been negotiating with NI to allow students to use uni licenses from home. Please wait for announcement on Moodle page.

# **Referencing Style**

All submissions for this unit must use the referencing style: <u>Harvard (author-date)</u> For further information, see the Assessment Tasks.

# **Teaching Contacts**

### Piet Janse Van Rensburg Unit Coordinator

p.jansevanrensburg@cqu.edu.au

### Schedule

| Week 1 - 10 Jul 2017                           |         |                                           |
|------------------------------------------------|---------|-------------------------------------------|
| Module/Topic                                   | Chapter | <b>Events and Submissions/Topic</b>       |
| Semiconductors and Diode<br>Applications       | 1 & 2   |                                           |
| Week 2 - 17 Jul 2017                           |         |                                           |
| Module/Topic                                   | Chapter | <b>Events and Submissions/Topic</b>       |
| Specialised Diodes and Introduction to the BJT | 3 & 4   |                                           |
| Week 3 - 24 Jul 2017                           |         |                                           |
| Module/Topic                                   | Chapter | <b>Events and Submissions/Topic</b>       |
| Transistor Amplifiers                          | 5 & 6   | Workbook 1 Due Wednesday 11:00 PM<br>AEST |

| Week 4 - 31 Jul 2017                           |                              |                                                                                                                                                                                                                                                 |
|------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| Power Amplifiers                               | 6 & 7                        |                                                                                                                                                                                                                                                 |
| Week 5 - 07 Aug 2017                           |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | <b>Events and Submissions/Topic</b>                                                                                                                                                                                                             |
| Field-Effect Transistors                       | 8 & 9                        | Assignment 1 Due: Week 5<br>Wednesday (9 Aug 2017) 11:00 pm<br>AEST                                                                                                                                                                             |
| Vacation Week - 14 Aug 2017                    |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic<br>Distance Students - Res School:<br>Monday (14 Aug '17) to Wednesday<br>(16 Aug '17),<br>Rockhampton North, Building 28 -<br>Room 2.13.<br>08:30 - 16:30 on Monday, Tuesday<br>08:30 - <b>12:30</b> on Wednesday |
| Week 6 - 21 Aug 2017                           |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| FET and BJT Amplifier Frequency<br>Response    | 10                           |                                                                                                                                                                                                                                                 |
| Week 7 - 28 Aug 2017                           |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| The Operational Amplifier                      | 12 & 13                      | Laboratory Exercises 1, 2, 3 Due<br>Wednesday 11:00 PM AEST                                                                                                                                                                                     |
| Week 8 - 04 Sep 2017                           |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| Some Special Operational Amplifier<br>Circuits | 14 & 15 & 16                 | Workbook 2 Due Wednesday 11:00 PM<br>AEST                                                                                                                                                                                                       |
| Week 9 - 11 Sep 2017                           |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| Voltage Regulators                             | 17                           |                                                                                                                                                                                                                                                 |
| Week 10 - 18 Sep 2017                          |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| PNPN Devices                                   | 11                           | Assignment 2 Due: Week 10<br>Wednesday (20 Sept 2017) 11:00 pm<br>AEST                                                                                                                                                                          |
| Week 11 - 25 Sep 2017                          |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | <b>Events and Submissions/Topic</b>                                                                                                                                                                                                             |
| Thermal Design                                 | Supplementary Notes (Moodle) |                                                                                                                                                                                                                                                 |
| Week 12 - 02 Oct 2017                          |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
| Unit Review                                    |                              | Laboratory Exercises 4, 5, 6 Due<br>Wednesday 11:00 PM AEST                                                                                                                                                                                     |
| Review/Exam Week - 09 Oct 2017                 |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |
|                                                |                              | Examination - official exam time table to be released in due course.                                                                                                                                                                            |
| Exam Week - 16 Oct 2017                        |                              |                                                                                                                                                                                                                                                 |
| Module/Topic                                   | Chapter                      | Events and Submissions/Topic                                                                                                                                                                                                                    |

# Assessment Tasks

# 1 Workbook

Assessment Type Written Assessment

### **Task Description**

This assessment item covers all the topics.

**Teamwork is encouraged**, however only solutions that **you were directly involved in**, may be submitted (i.e. submission of solutions done by your team where you were not involved, equates to plagiarism).

Workbook questions will be available from the unit website three weeks before the due date. They consist of selected questions from the unit textbook and other sources.

Students are expected to attempt workbook questions as part of their weekly workload and students are to submit them periodically as specified on the unit website.

To prevent electronic plagiarism, **typed workbook submissions are not acceptable**. Students should scan clear and legible hand written workbook problems for online submission as a **PDF** file.

#### Assessment Due Date

Workbook 1 - Wednesday Week 3 (11:00 PM); Workbook 2 - Wednesday Week 8 (11:00 PM)

#### **Return Date to Students**

We strive to return assessments to students within 2 weeks.

Weighting

Pass/Fail

#### Minimum mark or grade

Pass/Fail - You need to properly attempt at least 80% of the workbook questions in order to pass the unit.

#### **Assessment Criteria**

The workbook will be graded Pass/Fail using the following criteria:

- Correct analysis and thinking;
- Drawings of circuits, graphs and waveforms;
- Correct answers and units confirmation of answers by simulation with NI Multisim;
- All working and intermediate steps must be shown with justification of steps taken;
- Work must be neat, tidy and legible;

You need to **properly attempt** at least 80% of the workbook questions to pass the workbook.

#### **Referencing Style**

• Harvard (author-date)

#### Submission

Online

#### **Submission Instructions**

PDF is the preferred submission format

#### Learning Outcomes Assessed

- Research the operation of semiconductor devices and identify their practical applications.
- Analyse the operation and application of analogue electronics devices in various applications.
- Design the interface and power supply arrangements for typical electronic systems.
- Interpret and use electronic engineering terminologies and symbols that conform to Australian Standards.
- Work collaboratively and autonomously to solve problems and record and communicate clearly and professionally the approach used to solve problems.

#### **Graduate Attributes**

- Communication
- Problem Solving
- Critical Thinking

- Information Literacy
- Information Technology Competence

# 2 Assignment 1

Assessment Type

Written Assessment

#### **Task Description**

This assessment item covers Topics 1-4.

Individual work is mandatory - this is a take-home test. None of your steps or solutions may be discussed or divulged to a fellow student.

Please refer to the CQU plagiarism policy - a signed cover page declaring individual work is required. The assignment questions will be released on the unit website at least 2 weeks before the assignment is due to be submitted.

To prevent electronic plagiarism, typed submissions are not acceptable. Students should scan clear and legible hand written work for online submission as a PDF file.

#### **Assessment Due Date**

Week 5 Wednesday (9 Aug 2017) 11:00 pm AEST

#### **Return Date to Students**

We strive to return assessments to students within 2 weeks.

#### Weighting 15%

#### **Assessment Criteria**

The assignments will be graded using the following criteria:

- Correct analysis and thinking;
- Drawings of circuits, graphs and waveforms;
- · Correct answers and units confirmation of answers by simulation with NI Multisim;
- All working and intermediate steps must be shown with justification of steps taken;
- Assignments must be tidy and legible;
- All questions must be attempted.

#### **Referencing Style**

• Harvard (author-date)

#### Submission

Online

#### **Submission Instructions**

PDF is the preferred submission format

#### Learning Outcomes Assessed

- Research the operation of semiconductor devices and identify their practical applications.
- Analyse the operation and application of analogue electronics devices in various applications.
- Design the interface and power supply arrangements for typical electronic systems.
- Interpret and use electronic engineering terminologies and symbols that conform to Australian Standards.
- Work collaboratively and autonomously to solve problems and record and communicate clearly and professionally the approach used to solve problems.

#### **Graduate Attributes**

- Communication
- Problem Solving
- Critical Thinking
- Information Literacy
- Information Technology Competence

# **3** Laboratory Exercises

Assessment Type Practical and Written Assessment

#### **Task Description**

This assessment item covers most topics of this unit.

Team work is encouraged (**2 persons per team**), however **only ONE combined report** needs to be submitted by BOTH students. Each student should submit a personal **signed cover page declaring the team work done**, specifying the other team member's name.

Team reports must be professional and typed, including references.

Photographic evidence is required to prove that electronic circuits were constructed and measurements were obtained for this reason it is required that a team member's hand or fingers be included in all your photographs as a 'signature'. Laboratory sessions will be held at various times, as directed by the unit website, through the semester or in the case of distance students at the residential school.

Laboratories are compulsory and all students must pass the laboratory exercise assessments in order to pass the unit. All information regarding the laboratories / residential school will be provided to the students via the unit website. Details of the laboratory exercises will be posted on the unit website at the start of the term.

#### Assessment Due Date

Laboratory Exercises 1, 2, and 3 are due Wednesday Week 7 (11:00 PM), while Laboratory Exercises 4, 5, and 6 are due Wednesday Week 12 (11:00 PM).

#### **Return Date to Students**

We strive to return assessments to students within 2 weeks.

#### Weighting

30%

#### Minimum mark or grade

a minimum of 50% must be attained for the laboratory exercises in order to pass the unit.

#### **Assessment Criteria**

Laboratory exercises will be graded using the following criteria:

- Correct description of laboratory concepts and procedures;
- Correct calculations, analysis / design and thinking;
- Photographic evidence that circuits were constructed by the team;
- Correct measurements, answers and units;
- Photographic and other evidence that correct results / measurements were obtained by the team;
- Confirmation of measured results by simulation with NI Multisim;
- Discussion and understanding of laboratory results;
- Team reports must be professional and typed, including references;
- All laboratory exercises must be attempted.

#### **Referencing Style**

• Harvard (author-date)

#### Submission

Online

#### **Submission Instructions**

PDF is the preferred submission format

#### Learning Outcomes Assessed

- Research the operation of semiconductor devices and identify their practical applications.
- Analyse the operation and application of analogue electronics devices in various applications.
- Design the interface and power supply arrangements for typical electronic systems.
- Analyse the behaviour of electronic circuits using computer-aided tools.
- Interpret function requirements, evaluate design options and prepare project documents for typical applications.
- Construct electronic circuits to a given design and validate their operation.
- Interpret and use electronic engineering terminologies and symbols that conform to Australian Standards.
- Work collaboratively and autonomously to solve problems and record and communicate clearly and professionally the approach used to solve problems.

#### **Graduate Attributes**

- Communication
- Problem Solving
- Critical Thinking

- Information Literacy
- Team Work
- Information Technology Competence
- Cross Cultural Competence
- Ethical practice

### 4 Assignment 2

### Assessment Type

Written Assessment

#### **Task Description**

This assessment item covers the weekly Topics 5-9.

**Individual work is mandatory** - this is a take-home test. None of your steps or solutions may be discussed or divulged to a fellow student.

Please refer to the CQU plagiarism policy - a **signed cover page declaring individual work** is required. The assignment questions will be released on the unit website at least 2 weeks before the assignment is due to be submitted.

To prevent electronic plagiarism, **typed submissions are not acceptable**. Students should scan clear and legible hand written work for online submission as a **PDF** file.

#### Assessment Due Date

Week 10 Wednesday (20 Sept 2017) 11:00 pm AEST

#### **Return Date to Students**

We strive to return assessments to students within 2 weeks.

Weighting

15%

#### Assessment Criteria

The assignments will be graded using the following criteria:

- Correct analysis and thinking;
- Drawings of circuits, graphs and waveforms;
- Correct answers and units confirmation of answers by simulation with NI Multisim;
- All working and intermediate steps must be shown with justification of steps taken;
- Assignments must be tidy and legible;
- All questions must be attempted.

#### **Referencing Style**

• Harvard (author-date)

#### Submission

Online

#### Learning Outcomes Assessed

- Research the operation of semiconductor devices and identify their practical applications.
- Analyse the operation and application of analogue electronics devices in various applications.
- Design the interface and power supply arrangements for typical electronic systems.
- Interpret function requirements, evaluate design options and prepare project documents for typical applications.
- Construct electronic circuits to a given design and validate their operation.
- Interpret and use electronic engineering terminologies and symbols that conform to Australian Standards.
- Work collaboratively and autonomously to solve problems and record and communicate clearly and professionally the approach used to solve problems.

#### **Graduate Attributes**

- Communication
- Problem Solving
- Critical Thinking
- Information Literacy
- Information Technology Competence

# Examination

### Outline

Complete an invigilated examination.

#### Date

During the examination period at a CQUniversity examination centre.

#### Weighting

40%

### Length

180 minutes

# Minimum mark or grade 50%

Exam Conditions Restricted.

#### Materials

Calculator - all non-communicable calculators, including scientific, programmable and graphics calculators are authorised

Dictionary - non-electronic, concise, direct translation only (dictionary must not contain any notes or comments).

## Academic Integrity Statement

As a CQUniversity student you are expected to act honestly in all aspects of your academic work.

Any assessable work undertaken or submitted for review or assessment must be your own work. Assessable work is any type of work you do to meet the assessment requirements in the unit, including draft work submitted for review and feedback and final work to be assessed.

When you use the ideas, words or data of others in your assessment, you must thoroughly and clearly acknowledge the source of this information by using the correct referencing style for your unit. Using others' work without proper acknowledgement may be considered a form of intellectual dishonesty.

Participating honestly, respectfully, responsibly, and fairly in your university study ensures the CQUniversity qualification you earn will be valued as a true indication of your individual academic achievement and will continue to receive the respect and recognition it deserves.

As a student, you are responsible for reading and following CQUniversity's policies, including the **Student Academic Integrity Policy and Procedure**. This policy sets out CQUniversity's expectations of you to act with integrity, examples of academic integrity breaches to avoid, the processes used to address alleged breaches of academic integrity, and potential penalties.

#### What is a breach of academic integrity?

A breach of academic integrity includes but is not limited to plagiarism, self-plagiarism, collusion, cheating, contract cheating, and academic misconduct. The Student Academic Integrity Policy and Procedure defines what these terms mean and gives examples.

#### Why is academic integrity important?

A breach of academic integrity may result in one or more penalties, including suspension or even expulsion from the University. It can also have negative implications for student visas and future enrolment at CQUniversity or elsewhere. Students who engage in contract cheating also risk being blackmailed by contract cheating services.

#### Where can I get assistance?

For academic advice and guidance, the <u>Academic Learning Centre (ALC)</u> can support you in becoming confident in completing assessments with integrity and of high standard.

#### What can you do to act with integrity?





Seek Help If you are not sure about how to cite or reference in essays, reports etc, then seek help from your lecturer, the library or the Academic Learning Centre (ALC)



Produce Original Work Originality comes from your ability to read widely, think critically, and apply your gained knowledge to address a question or problem